

# CPE 233 Hardware Assignment 2

**Program Counter and Verification** 

Report by:

Ethan Vosburg (evosburg@calpoly.edu)

# **Table of Contents**

| 1 | Project Description                                      | 3  |
|---|----------------------------------------------------------|----|
| 2 | Structural Design                                        | 3  |
|   | <b>2.1</b> Overall Elaborated Design                     | 3  |
|   | <b>2.2</b> Program Counter Multiplexer Elaborated Design | 3  |
|   | 2.3 Program Counter Main Hardware Elaborated Design      | 4  |
| 3 | Synthesis Warnings Listing                               | 4  |
| 4 | Verification                                             | 4  |
|   | <b>4.1</b> Testbench Coverage                            | 4  |
|   | <b>4.2</b> Testbench Code                                | 5  |
|   | <b>4.3</b> Testbench Output                              | 10 |
| 5 | Source Code                                              | 12 |
|   | <b>5.1</b> Program Counter                               | 12 |
|   | <b>5.2</b> Program Counter Multiplexer                   | 13 |
|   | <b>5.3</b> Program Counter Environment                   | 14 |
| 6 | Conclusion                                               | 15 |

## **1 Project Description**

In this project, a program counter for the Otter processor was created. The program counter is a register that holds the address of the next instruction to be executed. The program counter is incremented by 4 every clock cycle. The program counter is also able to be reset to 0. The program counter was then tested using a testbench. The testbench went through several test cases to verify that the program counter and the mux associated with it work properly. The testbench was able to be run and passed all of the test cases.

# 2 Structural Design

#### 2.1 Overall Elaborated Design



Figure 1: Program Counter Elaborated Design

## 2.2 Program Counter Multiplexer Elaborated Design



Figure 2: Program Counter Multiplexer Elaborated Design

#### 2.3 Program Counter Main Hardware Elaborated Design



Figure 3: Program Counter Main Hardware Elaborated Design

# 3 Synthesis Warnings Listing



Figure 4: Synthesis Warnings

## 4 Verification

### 4.1 Testbench Coverage

When testing this design, there were several test cases that were used to verify that the design was working properly. The test cases are listed below.

- 1. **ReadMux Test:** This test checks that the mux can read all Inputs properly. The test-bench sets the different inputs of the mux to 10 times the select value and then checks that the output is equal to the select value.
- 2. **MaxMux Test:** This test checks that when the maximum 32-bit value of the program counter is reached, the failure is predictable and expected.
- 3. **MinMux Test:** This test checks that when the minimum 32-bit value is loaded into all of the inputs, only valid next addresses are outputted.

- 4. **Reset Test:** This test checks that the reset is working properly. The testbench sets the reset to 1 and then checks that the output of the program counter is 0.
- 5. **RandNum Test:** This test checks that when random numbers are inputted into the program counter, the output is predictable and expected.
- 6. **WriteEnable Test:** This test checks that the write enable is working properly. When the write enable is set to 0, the program counter should not change. When the write enable is set to 1, the program counter should increment by 4.

#### 4.2 Testbench Code

#### **Listing 1: Verilog Testbench for Program Counter**

```
'timescale 1ns / 1ps
  3 // Company: Cal Poly SLO
4 // Engineer: Ethan Vosburg
5
  // Create Date: 01/19/2024 07:17:25 PM
  // Module Name: ProgramCounterEnv_TB
  // Project Name: ProgramCounter
  // Target Devices: Basys3
10 // Description: Test the program counter and multiplexer together.
11
  // Revision:
13 // Revision 0.01 - File Created
14
  15
16
  module ProgramCounterEnv_TB();
17
       // Inputs
18
19
      logic ENV_RST_TB;
      logic ENV_WE_TB;
logic [31:0] ENV_JALR_TB;
20
21
      logic [31:0] ENV_BRANCH_TB;
22
      logic [31:0] ENV_JAL_TB;
logic [31:0] ENV_MTVEC_TB;
23
24
      logic [31:0] ENV_MEPC_TB;
25
      logic [31:0] ENV_MUX_SELECT_TB;
26
27
      logic ENV_CLK_TB;
28
29
      // Outputs
      logic [31:0] ENV_PC_COUNT_TB;
30
      logic [31:0] ENV PC COUNT INC TB; //4
31
32
      // Logic
33
      logic pass; // 1 = pass, 0 = fail
34
35
      // Instantiate the Program Counter
36
      ProgramCounterEnv PC(
37
          .ENV_RST(ENV_RST_TB),
38
          .ENV_WE(ENV_WE_TB),
39
          .ENV_JALR(ENV_JALR_TB),
40
          .ENV_BRANCH(ENV_BRANCH_TB),
41
          .ENV_JAL(ENV_JAL_TB)
42
          .ENV_MTVEC(ENV_MTVEC_TB)
43
          .ENV MEPC(ENV MEPC TB),
44
          .ENV_MUX_SELECT(ENV_MUX_SELECT_TB),
45
          .ENV_CLK(ENV_CLK_TB),
.ENV_PC_COUNT(ENV_PC_COUNT_TB),
46
47
          .ENV_PC_COUNT_INC(ENV_PC_COUNT_INC_TB)
48
49
50
      initial begin
```

121

```
// Initialize Logic
52
            ENV_CLK_TB = 0; // Instaintiate clock with 0
53
                             // Assume pass until fail
            pass = 1;
54
55
            // Run Tests
56
                             // Initialize all inputs with values
57
            setup();
            reset();
                             // Reset the test
58
            ReadMux();
                             // Verify Mux woerks properly by reading all inputs
59
            reset();
                             // Reset the test
60
61
            MaxMux();
                             // Verify Mux works properly with 32'hffff_ffff values
                             // Reset the test
62
            reset();
            MinMux();
                             // Verify Mux works properly with 32'h0000_0000 values
63
                             // Reset the test
// Verify reset case works on the program counter
64
            reset():
            ResetTest();
65
            reset();
                             // Reset the test
66
                             // Verify Mux works properly with random values
            RandNum();
67
68
            reset();
                             // Reset the test
                             // Verify program counter works properly with write enable
69
            WriteEnable();
            if (pass == 1) $display("All Tests Passed");
70
 71
            $finish;
                             // Finish the test
72
73
 74
        end
75
76
77
        // Setup all inputs with normal values
        task setup();
78
            ENV_RST_TB = 0;
79
            ENV_WE_TB = 1;
80
            #10
81
            ENV_RST_TB = 0;
82
            ENV_JALR_TB = 0;
83
84
            ENV_BRANCH_TB = 0;
            ENV_JAL_TB = 0;
85
            ENV_MTVEC_TB = 0;
ENV_MEPC_TB = 0;
86
87
            ENV MUX SELECT TB = 0;
88
            $display("Setup Complete");
89
 90
        endtask // setup
91
        // Read all inputs to verify mux works properly
92
93
        task ReadMux();
            // Load the program counter with the select value multiplied by 10
94
95
            ENV_JALR_TB = 32'h0000_0010;
            ENV MUX SELECT TB = 1;
96
            #10
97
            // Verify the random number was loaded into the program counter and that the
 98
99
            // program counter incremented output was incremented by 4
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0014 || ENV_PC_COUNT_TB != 32'h0000_0010) begin
100
                $display("JALR Read Failed");
101
                pass = 0;
102
103
            end
104
            // Repeat for all inputs
105
            ENV_BRANCH_TB = 32'h0000_0020;
106
            ENV_MUX_SELECT_TB = 2;
107
108
            #10
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0024 || ENV_PC_COUNT_TB != 32'h0000_0020) begin
109
                $display("BRANCH Read Failed");
110
                pass = 0;
111
112
113
114
            ENV_JAL_TB = 32'h0000_0030;
            ENV_MUX_SELECT_TB = 3;
115
116
            #10
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0034 || ENV_PC_COUNT_TB != 32'h0000_0030) begin
117
                $display("JAL Read Failed");
118
119
                pass = 0;
120
```

```
ENV_MTVEC_TB = 32'h0000_0040;
122
            ENV_MUX_SELECT_TB = 4;
123
            #10
124
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0044 || ENV_PC_COUNT_TB != 32'h0000_0040) begin
125
                $display("MTVEC Read Failed");
126
127
                pass = 0;
            end
128
129
            ENV_MEPC_TB = 32'h0000_0050;
130
131
            ENV_MUX_SELECT_TB = 5;
            #10
132
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0054 || ENV_PC_COUNT_TB != 32'h0000_0050) begin
133
                $display("MEPC Read Failed");
134
                pass = 0;
135
            end
136
137
            // Determine if the test passed or failed
138
139
            if (pass == 1) begin
                $display("ReadMux Test Passed");
140
            end else begin
141
                $display("ReadMux Test Failed");
142
            end
143
144
        endtask // ReadMux
145
146
147
        // Verify the program counter works properly with 32'hffff_ffff values
148
149
        task MaxMux();
            // Load the program counter with the max 32bit value
150
            ENV_JALR_TB = 32'hffff_ffff;
151
            ENV_MUX_SELECT_TB = 1;
152
            #10
153
154
            // Verify the program counter incremented outputs are correct meaning they are
            // carryed over properly but the address is now incorrect
155
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0003 || ENV_PC_COUNT_TB != 32'hffff_ffff) begin
156
157
                $display("JALR Max Read Failed");
                pass = 0;
158
            end
159
160
            // Repeat for all inputs
161
            ENV_BRANCH_TB = 32'hffff_ffff;
162
163
            ENV_MUX_SELECT_TB = 2;
            #10
164
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0003 || ENV_PC_COUNT_TB != 32'hffff_ffff) begin
165
                $display("BRANCH Max Read Failed");
166
167
                pass = 0;
            end
168
169
            ENV_JAL_TB = 32'hffff_ffff;
170
            ENV_MUX_SELECT_TB = 3;
171
            #10
172
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0003 || ENV_PC_COUNT_TB != 32'hffff_ffff) begin
173
                $display("JAL Max Read Failed");
174
                pass = 0;
175
            end
176
177
            ENV_MTVEC_TB = 32'hffff_ffff;
178
            ENV_MUX_SELECT_TB = 4;
179
            #10
180
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0003 || ENV_PC_COUNT_TB != 32'hffff_ffff) begin
181
                $display("MTVEC Max Read Failed");
182
                pass = 0;
183
184
            end
185
            ENV_MEPC_TB = 32'hffff_ffff;
186
            ENV_MUX_SELECT_TB = 5;
187
            #10
188
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0003 || ENV_PC_COUNT_TB != 32'hffff_ffff) begin
189
                $display("MEPC Max Read Failed");
190
                pass = 0:
191
```

```
192
            end
193
            // Determine if the test passed or failed
194
            if (pass == 1) begin
195
                $display("MaxMux Test Passed");
196
197
            end else begin
                $display("MaxMux Test Failed");
198
            end
199
200
        endtask // maxMux
201
202
        // Verify the program counter works properly with 32'h0000_0000 values
203
        task MinMux();
204
            // Load the program counter with the min 32bit value
205
            ENV_JALR_TB = 32'h0000_0000;
206
            ENV_MUX_SELECT_TB = 1;
207
208
            #10
209
            // Verify the program counter incremented outputs are correct and should lead to
            // another valid address
210
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0004 || ENV_PC_COUNT_TB != 32'h0000_0000) begin
211
                $display("JALR Min Read Failed");
212
                pass = 0;
213
214
            end
215
216
            // Repeat for all inputs
            ENV_BRANCH_TB = 32'h0000_0000;
217
            ENV_MUX_SELECT_TB = 2;
218
219
            #10
            if (ENV PC COUNT INC TB != 32'h0000 0004 || ENV PC COUNT TB != 32'h0000 0000) begin
220
                $display("BRANCH Min Read Failed");
221
                pass = 0;
222
            end
223
224
            ENV_JAL_TB = 32'h0000_0000;
225
            ENV_MUX_SELECT_TB = 3;
226
227
            #10
            if (ENV PC COUNT INC TB != 32'h0000 0004 || ENV PC COUNT TB != 32'h0000 0000) begin
228
229
                $display("JAL Min Read Failed");
                pass = 0;
230
            end
231
232
233
            ENV_MTVEC_TB = 32'h0000_0000;
            ENV_MUX_SELECT_TB = 4;
234
235
            #10
            if (ENV PC COUNT INC TB != 32'h0000 0004 || ENV PC COUNT TB != 32'h0000 0000) begin
236
                $display("MTVEC Min Read Failed");
237
                pass = 0;
238
            end
239
240
            ENV_MEPC_TB = 32'h0000_0000;
241
            ENV_MUX_SELECT_TB = 5;
242
243
            #10
            if (ENV PC COUNT INC TB != 32'h0000 0004 || ENV PC COUNT TB != 32'h0000 0000) begin
244
                $display("MEPC Min Read Failed");
245
                pass = 0;
246
            end
247
248
            // Determine if the test passed or failed
249
            if (pass == 1) begin
250
                $display("MinMux Test Passed");
251
252
            end else begin
                $display("MinMux Test Failed");
253
254
            end
255
        endtask // MinMux
256
257
258
259
        // Verify the program counter works properly with reset
        task ResetTest();
260
            // Send a reset signal
261
```

```
262
            ENV_RST_TB = 1;
263
            ENV_RST_TB = 0;
264
265
            // Verify the program counter was reset to 0
266
            if (ENV_PC_COUNT_INC_TB != 32'h0000_0004 || ENV_PC_COUNT_TB != 32'h0000_0000) begin
267
                $display("Reset Test Failed");
268
                pass = 0;
269
270
            end
271
            // Determine if the test passed or failed
272
            if (pass == 1) begin
273
                $display("Reset Test Passed");
274
275
            end else begin
                $display("Reset Test Failed");
276
            end
277
278
279
        endtask // ResetTest
280
        task RandNum();
281
            // Load a random number into the program counter
282
            int rand_num;
283
284
            rand_num = $random;
            ENV JALR TB = rand num;
285
286
            ENV_MUX_SELECT_TB = 1;
287
            // Verify the random number was loaded into the program counter
288
            if (ENV_PC_COUNT_INC_TB != rand_num + 4 || ENV_PC_COUNT_TB != rand_num) begin
289
                $display("JALR Rand Read Failed");
290
                pass = 0;
291
292
            end
293
294
            // Repeat for all inputs
            rand_num = $random;
295
            ENV_BRANCH_TB = rand_num;
296
            ENV_MUX_SELECT_TB = 2;
297
            #10
298
            if (ENV_PC_COUNT_INC_TB != rand_num + 4 || ENV_PC_COUNT_TB != rand_num) begin
299
300
                $display("BRANCH Rand Read Failed");
                pass = 0;
301
            end
302
303
            rand_num = $random;
304
305
            ENV_JAL_TB = rand_num;
            ENV MUX SELECT TB = 3;
306
            #10
307
308
            if (ENV_PC_COUNT_INC_TB != rand_num + 4 || ENV_PC_COUNT_TB != rand_num) begin
                $display("JAL Rand Read Failed");
309
310
                pass = 0;
311
312
313
            rand_num = $random;
            ENV MTVEC TB = rand num;
314
            ENV_MUX_SELECT_TB = 4;
315
316
            #10
            if (ENV_PC_COUNT_INC_TB != rand_num + 4 || ENV_PC_COUNT_TB != rand_num) begin
317
318
                $display("MTVEC Rand Read Failed");
                pass = 0;
319
            end
320
321
322
            rand_num = $random;
            ENV_MEPC_TB = rand_num;
323
324
            ENV_MUX_SELECT_TB = 5;
325
            if (ENV_PC_COUNT_INC_TB != rand_num + 4 || ENV_PC_COUNT_TB != rand_num) begin
326
                $display("MEPC Rand Read Failed");
327
                pass = 0;
328
329
            end
330
            if (pass == 1) begin
331
```

```
$display("RandNum Test Passed");
332
333
            end else begin
                $display("RandNum Test Failed");
334
            end
335
        endtask // RandNum
336
337
        task WriteEnable();
338
            // Load a random number into the program counter
339
340
            int rand_num;
341
            rand_num = $random;
            ENV_JALR_TB = rand_num; // Load the random number into the JALR
342
            ENV_MUX_SELECT_TB = 1;
343
            ENV_WE_TB = 1;
                                      // Enable the write
344
            #10
345
            // Verify the random number was loaded into the program counter
            if (ENV_PC_COUNT_INC_TB != rand_num + 4 || ENV_PC_COUNT_TB != rand_num) begin
347
348
                $display("JALR Write Failed");
349
                pass = 0;
            end
350
351
            ENV WE TB = 0;
                                      // Disable the write
352
            ENV_JALR_TB = 0;
                                      // Reset the JALR
353
354
            #10
            // Verify the 0 was not loaded into the program counter
355
356
            if (ENV_PC_COUNT_INC_TB != rand_num + 4 || ENV_PC_COUNT_TB != rand_num) begin
                $display("JALR Write Disable Failed");
357
                pass = 0;
358
359
            end
360
            if (pass == 1) begin
361
                $display("WriteEnable Test Passed");
362
            end else begin
363
364
                $display("WriteEnable Test Failed");
365
        endtask // WriteEnable
366
367
368
369
        // Reset the test
370
        task reset();
            ENV_RST_TB = 1;
371
372
            #10
373
            ENV_RST_TB = 0;
        endtask // reset
374
375
376
        // Toggle Clock
        always #5 ENV_CLK_TB = ~ENV_CLK_TB;
377
378
   endmodule
379
```

## 4.3 Testbench Output

Here is the output from the console after running this testbench.

#### Listing 2: TCl Output from ProgramCounterEnv\_TB

```
Setup Complete
2
      ReadMux Test Passed
      MaxMux Test Passed
3
4
      MinMux Test Passed
      Reset Test Passed
5
6
      RandNum Test Passed
7
      WriteEnable Test Passed
8
      All Tests Passed
      $finish called at time : 300 ns
```

Running this testbench results in this simulation wavefrom.



Figure 5: Program Counter Simulation Ons - 130ns



Figure 6: Program Counter Simulation 130ns - 250ns



Figure 7: Program Counter Simulation 180ns - 300ns

## **5 Source Code**

#### **5.1 Program Counter**

#### **Listing 3: Verilog Code for Program Counter**

```
'timescale 1ns / 1ps
  // Company: Cal Poly SLO
3
  // Engineer: Ethan Vosburg
  // Create Date: 01/19/2024 03:52:57 PM
6
  // Module Name: ProgramCounter
  // Project Name: Program Counter
  // Target Devices: Basys3
  // Description: Take in a 32 bit value and store it in a register while
                 incrementing it by 4.
  //
11
  //
12
  // Revision:
  // Revision 0.01 - File Created
14
  //
15
  16
17
18
  module ProgramCounter(
19
      // Inputs
20
21
      input PC_RST,
                                         // Reset
                                         // Write Enable
      input PC_WE,
22
      input [31:0] PC_DIN,
                                         // Data In
23
      input CLK,
                                         // Clock
24
25
26
      // Outputs
27
      output logic [31:0] PC_COUNT,
                                        // Data Out
      output logic [31:0] PC_COUNT_INC
                                        // Data Out Incremented by 4
28
29
30
      always_ff @( posedge CLK ) begin
31
          if (PC_RST) begin
32
              PC_COUNT <= 32'h0000_0000; // Reset the Program Counter to 0
PC_COUNT_INC <= 32'h0000_0004; // Reset the Program Counter to 4
33
34
          end else if (PC_WE) begin
35
              PC_COUNT <= PC_DIN;</pre>
                                        // Write the Data In to the Program Counter
36
              PC_COUNT_INC <= PC_DIN + 4; // Write the Data In to the Program Counter and increment by
37
38
          end
39
              PC_COUNT <= PC_COUNT;</pre>
                                        // Do nothing and keep the Program Counter the same
40
41
      end
42
  endmodule
43
```

#### 5.2 Program Counter Multiplexer

#### **Listing 4: Verilog Code for Program Counter**

```
'timescale 1ns / 1ps
  // Company: Cal Poly SLO
  // Engineer: Ethan Vosburg
5
  // Create Date: 01/19/2024 03:52:57 PM
  // Module Name: ProgramCounterMux
// Project Name: Program Counter
7
  // Target Devices: Basys3
  // Description: Determine which signal to use to drive the program counter taking
11
  //
                  in multiple signals and outputting one.
  //
12
  // Revision:
13
  // Revision 0.01 - File Created
14
  //
15
  17
  module ProgramCounterMux(
18
      // Inputs
19
      input [31:0] PC_COUNT_INCD,
input [31:0] JALR,
                                     // Program Counter Incremented by 4
20
                                     // Jump and Link Register
21
      input [31:0] BRANCH,
                                     // Branch jump
22
                                     // Jump and Link
// Machine Trap Vector
      input [31:0] JAL,
input [31:0] MTVEC,
23
24
      input [31:0] MEPC,
                                     // Machine Exception Program Counter
25
                                    // Select which signal to output
      input [2:0] MUX_SELECT,
26
27
28
      // Outputs
      output logic [31:0] PC_MUX_OUT
29
30
  );
31
32
      // Begin Multiplexer Code Block
      always_comb begin
33
          case (MUX_SELECT)
34
35
              0: PC_MUX_OUT = PC_COUNT_INCD;
              1: PC_MUX_OUT = JALR;
36
              2: PC_MUX_OUT = BRANCH;
37
              3: PC_MUX_OUT = JAL;
38
              4: PC_MUX_OUT = MTVEC;
39
              5: PC_MUX_OUT = MEPC;
40
              6: PC_MUX_OUT = PC_COUNT_INCD;
                                                     // Default to PC_COUNT_INCD
41
              7: PC_MUX_OUT = PC_COUNT_INCD;
                                                     // Default to PC_COUNT_INCD
42
43
              default: PC_MUX_OUT = PC_COUNT_INCD;
                                                     // Default to PC_COUNT_INCD
          endcase
44
45
      end
46
  endmodule
```

#### **5.3 Program Counter Environment**

#### **Listing 5: Verilog Code for Program Counter**

```
'timescale 1ns / 1ps
  // Company: Cal Poly SLO
  // Engineer: Ethan Vosburg
  // Create Date: 01/19/2024 03:52:57 PM
  // Module Name: ProgramCounterEnv
// Project Name: Program Counter
7
  // Target Devices: Basys3
  // Description: Testing envoriment for the prorgram counter allowing for the
11
  //
                  multiplexer and program counter to be tested together.
  //
12
  // Revision:
13
  // Revision 0.01 - File Created
14
15
  17
  module ProgramCounterEnv(
18
      // Inputs
19
      input ENV_RST,
                                               // Reset
20
                                               // Write Enable
      input ENV_WE,
21
      input [31:0] ENV_JALR,
                                               // Jump and Link Register
22
      input [31:0] ENV_BRANCH,
input [31:0] ENV_JAL,
                                              // Branch jump
// Jump and Link
23
24
                                              // Machine Trap Vector
      input [31:0] ENV_MTVEC,
25
                                              // Machine Exception Program Counter
      input [31:0] ENV_MEPC,
input [2:0] ENV_MUX_SELECT,
26
                                              // Select which signal to output
// Clock
27
      input ENV_CLK,
28
29
30
      // Outputs
                                               // Data Out
      output logic [31:0] ENV_PC_COUNT,
31
32
      output logic [31:0] ENV_PC_COUNT_INC
                                               // Data Out Incremented by 4
  );
33
       // Logic
34
35
      logic [31:0] mux_pc;
                                               // Multiplexer connection to PC
36
37
       // Instantiate the Program Counter
      ProgramCounter PC(
38
           .PC_RST(ENV_RST),
39
40
           .PC_WE(ENV_WE),
           .PC_DIN(mux_pc),
41
           .CLK(ENV_CLK),
42
43
           .PC_COUNT(ENV_PC_COUNT)
           .PC_COUNT_INC(ENV_PC_COUNT_INC)
44
45
      ):
46
       // Instantiate the Program Counter Multiplexer
47
48
      ProgramCounterMux PC_MUX(
           .PC_COUNT_INCD(ENV_PC_COUNT_INC),
.JALR(ENV_JALR),
49
50
           .BRANCH(ENV_BRANCH),
51
           .JAL(ENV_JAL),
52
           .MTVEC(ENV_MTVEC),
53
           .MEPC(ENV_MEPC),
54
55
           .MUX SELECT(ENV MUX SELECT),
56
           .PC_MUX_OUT(mux_pc)
      );
57
58
  endmodule
```

## **6 Conclusion**

The program counter is a very important module and will be used heavily in the Otter processor. This counter keeps track of which line of machine code to feed the rest of the processor and it makes allows branching and many other capabilities. In this project, a program counter was created and tested using a testbench. The testbench was able to verify that the program counter and the mux associated with it worked properly and passed all of the test cases. All code for this assignment can be found here.